



(Com to CSE & IT)

Time: 3 hours

Max. Marks: 70

Note: 1. Question Paper consists of two parts (Part-A and Part-B)
2. Answer ALL the question in Part-A
3. Answer any FOUR Questions from Part-B

#### PART -A

| 1. | a) | Write the difference between combinational circuit and sequential circuit                                                                                                                                             | (2M) |
|----|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|    | b) | A computer has a word length of 9 bits including sign. If 2's complement is used to represent negative numbers, what range of integers can be stored in computer? Express your answer in hexadecimal.                 | (3M) |
|    | c) | Factor the following expression to obtain a product of sums XY+Z'W'                                                                                                                                                   | (2M) |
|    | d) | Draw 4-variable K-map and define pair, quad and octet.                                                                                                                                                                | (3M) |
|    | e) | Draw the circuit represented by the following VHDL statements:<br>W<=X and Y;<br>X<=U or P;<br>U<=Q and R;<br>P<= not S and T;                                                                                        | (2M) |
|    | f) | Distinguish between Moore and Mealy Machines.                                                                                                                                                                         | (2M) |
|    |    | PART -B                                                                                                                                                                                                               |      |
| 2. | a) | How are negative numbers represented? Represent signed numbers from +7 to                                                                                                                                             | (8M) |
|    | b) | Perform the subtraction using 2's complement method.<br>(i) $11010 - 10100$ (ii) $11010 - 1101.10$ (iii) $110 - 110000$                                                                                               | (6M) |
| 3. | a) | Simplify each of the following expressions<br>i) ab +a'bc' +bc<br>ii)(ab' +c) (a +b')c<br>iii)eb' +c + (c'+b)c'                                                                                                       | (6M) |
|    | b) | Find both the Minterm expansion and Maxterm expansion for the following function using algebraic manipulations $f(X,Y,Z,W) = XY + X'ZW$                                                                               | (8M) |
| 4. | a) | Find the minimum sum-of-products expression for $f(x,y,z,y) = \sum_{i=1}^{n} f(x,y,z,y)$                                                                                                                              | (6M) |
|    | b) | $f(x,y,z,w) = \sum m(1,2,4,15) + \sum d(0,5,14) \text{ using K - map}$<br>Make a K-map for the function<br>f(x,y,z,w) = xy + xz' + z + xw + xy'z + xyz  and realize the minimized expression<br>using NAND gates only | (8M) |
| 5. | a) | Design and draw a full adder which will use two half adders.                                                                                                                                                          | (7M) |
|    | b) | Define decoder. Construct 3x8 decoder using logic gates.<br>WWW.MANARESULTS.CO.IN                                                                                                                                     | (7M) |

(R16)

- 6. a) Design a SR flip flop using NAND gates. Explain the operation of the SR flip (7M) flop with the help of characteristic table.
  - b) Draw the diagram of Mealy type FSM for serial adder (7M)
- 7. a) Design a mod-11 Ripple counter using T flip flops and explain its operation (7M) with the help of the state diagram
  - b) Explain the operation of 4-bit ring counter with circuit diagram and timing (7M) diagrams.

2 of 2

## WWW.MANARESULTS.CO.IN





(Com to CSE & IT)

Time: 3 hours

Max. Marks: 70

Note: 1. Question Paper consists of two parts (Part-A and Part-B)
2. Answer ALL the question in Part-A
3. Answer any FOUR Questions from Part-B

.....

#### PART -A

| 1. | a) | Write the difference between Synchronous and asynchronous circuits                                                                                                                                   | (2M) |
|----|----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|    | b) | A computer has a word length of 9 bits including sign. If 1's complement is used to represent negative numbers, what range of integers can be stored in computer? Express your answer in hexadecimal | (3M) |
|    | c) | Multiply out and simplify to obtain a sum of products :<br>(x' + y + z') (x' + z' + u) (y' + u')                                                                                                     | (2M) |
|    | d) | Realize the2 input X-OR gate using minimum number of NAND gates                                                                                                                                      | (3M) |
|    | e) | Draw the circuit represented by the following VHDL statements:<br>W<=X or Y;<br>X<=U and P;<br>U<=Q and R;<br>P<= not S and T;                                                                       | (2M) |
|    | f) | Write the excitation table for S-R and T flip-flops.                                                                                                                                                 | (2M) |
|    |    | PART -B                                                                                                                                                                                              |      |
| 2. | a) | The solution to the quadratic equation $x^2 - 11x + 22 = 0$ is $x = 3$ and $x = 6$ .<br>What is the base of numbers.                                                                                 | (8M) |
|    | b) | Perform the subtraction using 1's complement method.(i)11010 - 10000.01(ii)11010 - 1101(iii)101 - 110000                                                                                             | (6M) |
| 3. | a) | Simplify each of the following expressions<br>i) $w'x' + x'y' + yz + w'z'$<br>ii) $xy + x'yz' + yz$<br>iii) $x'w'(y' + z) + x'w'(y + z') + (y' + z)(y + z')$                                         | (6M) |
|    | b) | Find both the Minterm expansion and Maxterm expansion for the following function using algebraic manipulations $f(X,Y,Z,W) = (X + Y + W') (X' + Z) (Z + W)$                                          | (8M) |
| 4. | a) | Find the minimum sum-of-products expression for $f(x,y,z,w) = \prod M (0,1,2,5,7,9,11) . \prod D(4,10,13)$ using K -map                                                                              | (6M) |
|    | b) | Make a K-map for the function<br>f $(x,y,z,w) = (x+y) (x+z') z (x+w) (x+y'+z) (x+y+z)$ and realize the minimized<br>expression using NOR gates only                                                  | (8M) |
| 5. | a) | Design and draw a full subtractor which will use two half subtractors.                                                                                                                               | (7M) |
|    | b) | Define multiplexer. Construct A to 1 multiplexer using logic gates IN                                                                                                                                | (7M) |



| 6. | a) | Design a SR flip flop using NOR gates. Explain the operation of the SR flip | (7M) |
|----|----|-----------------------------------------------------------------------------|------|
|    |    | flop with the help of characteristic table.                                 |      |
|    |    |                                                                             |      |

- b) Draw the diagram of Moore type FSM for serial adder (7M)
- 7. a) Design a mod-14 Ripple counter using T flip flops and explain its operation (7M)
  - b) Explain the operation of 4-bit twisted ring counter with circuit diagram and (7M) timing diagrams.

# WWW.MANARESULTS.CO.IN





(Com to CSE & IT)

Time: 3 hours

Max. Marks: 70

Note: 1. Question Paper consists of two parts (Part-A and Part-B)
2. Answer ALL the question in Part-A
3. Answer any FOUR Questions from Part-B

#### PART -A

| 1. | a) | Represent +43 and -43 in sign magnitude, sign 1's complement and sign 2's Complement representation                                            | (3M) |
|----|----|------------------------------------------------------------------------------------------------------------------------------------------------|------|
|    | b) | State and prove the DeMorgan's laws.                                                                                                           | (2M) |
|    | c) | Prove that NOR gate is an universal gate.                                                                                                      | (2M) |
|    | d) | Implement the following VHDL conditional statement using two 2 -to- 1 MUX es:                                                                  | (2M) |
|    | e) | Z < = X when $U = 1$ else 1 when $v = 1$ else w,<br>Write the excitation table for D and T flip-flops                                          | (2M) |
|    | f) | Draw the diagram of three bit ring counter and give its state diagram                                                                          | (3M) |
|    | ,  | PART -B                                                                                                                                        |      |
| 2. | a) | Solve the following<br>i) $(57.125)_{10} = ()_8$<br>ii) $(30.6875)_{10} = ()_2$<br>iii) $(127.75)$                                             | (8M) |
|    | b) | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                           | (6M) |
| 3. | a) | Simplify each of the following expressions<br>i) (a+b) (a'+b+c') (b+c)<br>ii)(a+b') c+ a b'+c<br>iii)a +a'b +a'b'c +a'b'c'd+                   | (6M) |
|    | b) | Find both the minterm expansion and maxterm expansion for the following function using algebraic manipulation $f(X,Y,Z,W) = X YW' + X' Z + ZW$ | (8M) |
| 4. | a) | Find the minimum product-of sums expression for $f(x   y, z, w) = \sum m (0, 3, 4, 15) + \sum d(1, 2, 14)$ using K -map                        | (6M) |
|    | b) | Make a K-map for the function<br>f $(x,y,z,w) = xz + xz' + w + xy' + xy'z + xyz$ and realize the minimized expression<br>using NAND gates only | (8M) |
| 5. | a) | Realize the function $f(A,B,C,D) = \sum (1,2,3,4,6,7,8,10,12,14,15)$ using<br>i) 8:1 MUX ii) 4:1 MUX                                           | (7M) |
|    | b) | Perform the realization of half adder and full adder using decoders and logic                                                                  | (7M) |
|    |    | WWW.MANARESULTS.CO.IN                                                                                                                          |      |

(R16)

- 6. a) Design a SR flip flop using NAND gates. Explain the operation of the SR flip (7M) flop with the help of characteristic table and characteristic equation.
  - b) With simple examples explain the differences between Mealy and Moore type (7M) machines
- 7. a) What are the different types of registers? Explain the Serial Input Serial Output (7M) shift register
  - b) Design a 4-bit binary UP/DOWN ripple counter with a control for UP/DOWN (7M) counting.

# WWW.MANARESULTS.CO.IN





(Com to CSE & IT)

Time: 3 hours

Max. Marks: 70

Note: 1. Question Paper consists of two parts (Part-A and Part-B)
2. Answer ALL the question in Part-A
3. Answer any FOUR Questions from Part-B

#### PART -A

| 1. | a) | Represent +53 and -53 in sign magnitude, sign 1's complement and sign 2's Complement representation                                         | (3M)            |
|----|----|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
|    | b) | State and prove the Consensus theorem.                                                                                                      | (2M)            |
|    | c) | Prove that NAND gate is an universal gate                                                                                                   | (2M)            |
|    | d) | Implement the following VHDL conditional statement using two 2 -to- 1 MUX es:                                                               | (2M)            |
|    |    | $Z \le Y$ when $U = 1'$ else X when $V = 1'$ else W;                                                                                        | $(2\mathbf{M})$ |
|    | e) | Write the characteristic equation for S-R flip-flop                                                                                         | (2101)          |
|    | f) | Draw the diagram of three bit twisted ring counter and give its state diagram                                                               | (3M)            |
|    |    | PART -B                                                                                                                                     |                 |
| 2. | a) | Solve the following<br>i) $(87.125)_{10} = ()_{16}$<br>ii) $(37.6875)_{10} = ()_{8}$                                                        | (8M)            |
|    | b) | 111) $(147.75)_8 = ()_{10}$ Perform the subtraction using 2's complement method.(i)11010 - 10001.01(ii)11010 - 1101(iii)1010 - 1101         | (6M)            |
| 3. | a) | Simplify each of the following expressions<br>i) $(w'+x') (x'+y') (y+z) (w'+z')$<br>ii) $(x+y) (x'+y+z') (y+z)$                             | (6M)            |
|    | b) | Find both the minterm expansion and maxterm expansion for the following function using algebraic manipulation $f(X,Y,Z,W) = (X+Y) (X'+Z+W)$ | (8M)            |
| 4. | a) | Find the minimum product - of sums expression for $f(x   y, z   w) = \prod M (0, 1, 2, 4, 7, 9, 10) \prod D(5, 11, 13)$ using K -map        | (6M)            |
|    | b) | Make a K-map for the function<br>f $(x,y,z,w) = (x+y) (x+z')w (x+w)(x+y'+z)$ and realize the minimized<br>expression using NOR gates only   | (8M)            |
| 5. | a) | Realize the function $f(A,B,C,D) = \sum (0,2,4,6,7,8,9,10,13,15)$ using<br>i) 16:1 MUX ii) 8:1 MUX                                          | (7M)            |
|    | b) | Design a 4 bit ADDER/SUBTRACTOR circuit with add/sub control line                                                                           | (7M)            |
|    |    |                                                                                                                                             |                 |

WWW.MANARESULTS.CO.IN



- 6. a) Design a JK flip flop using AND gates and NOR gates. Explain the operation (7M) of the JK flip flop with the help of characteristic table and characteristic equation
  - b) Write the capabilities and limitation of finite state machines. (7M)
- 7. a) What are the different types of registers? Explain the Parallel Input Serial (7M) Output shift register
  - b) Design a 3 bit counter which counts in the sequence: (7M) 001,011,010,110,111,100..(repeat). Use S-R flip-flops.

2 of 2

## WWW.MANARESULTS.CO.IN